Publications

Journal Articles

1. [pdf] A. Madanayake and L.T. Bruton, “Low-complexity distributed-parallel-processor for 2D IIR broadband beam plane-wave  filters”, Canadian Journal of Electrical and Computer Engineering (CJECE), summer 2007, vol. 32, no.3, pp.123-131.

2. [pdf] A. Madanayake and L.T Bruton, “A Fully-multiplexed First-order Frequency-planar Module for Fan, Beam, and Cone Plane-wave Filters”, IEEE Trans. On Circuits and Systems: Express Briefs, vol. 53, issue 8, August  2006, pp. 697-701.

3. [pdf] A. Madanayake and L.T. Bruton, “A Speed-optimized Systolic-array Processor Architecture for Spatio-temporal 2D IIR Broadband Beam Filters”, IEEE Trans. on Circuits and Systems-I: Regular Papers, Vol. 55, No. 7, August 2008, pp. 1953-1966.

4. [pdf] A. Madanayake and L.T. Bruton, “A Systolic-array Architecture for First-order 3D IIR Frequency-planar Filters”, IEEE Trans. on Circuits and Systems-I: Regular Papers, Vol. 55, No. 6, July 2008, pp. 1546-1559.

5. [pdf] A. Madanayake, S.V. Hum, and L.T. Bruton, “A Systolic Array 2D IIR Broadband RF Beamformer”, IEEE Transactions on Circuits and Systems-II: Express Briefs, Vol. 55, No. 12, December 2008, pp. 1244-1248.

6. [pdf] S.V. Hum, A. Madanayake, and L.T. Bruton, “UWB Beamforming using 2D Beam Digital Filters”, IEEE Transactions on Antennas and Propagation (TAP), Vol. 57, No. 3, March 2009, pp. 804-807.

Journal papers at University of Akron, 2010- 

7. A. Madanayake, T.K. Gunaratne, L.T. Bruton, “Massively-Parallel Systolic-Array Architectures for 2D IIR Polyphase Space-Time Plane-Wave Beam Digital Filters”, Intl. J. Circuit Theory and Applications (CTA), Wiley-Blackwell, Impact Factor = 2.011.

8. A. Madanayake, S.V. Hum, and L.T. Bruton, “Effects of Quantization in Systolic 2D IIR Beam Filters on UWB Wireless Communications”, Circuits, Systems, and Signal Processing (Springer). Impact Factor 0.752.

9. [pdf] A. Madanayake, T.K. Gunaratne, and L.T. Bruton, “Reducing The Multiplier-Complexity of Massively Parallel Polyphase 2D IIR Broadband Beam Filters”  is accepted for publication at Circuits, Systems and Signal Processing (CSSP), vol. 31, pp.1229-1243. Impact Factor=0.752.

10. [pdf] N. Arbabi, M. Almalkawi, V. Devabhaktuni, M. Yagoub, and A. Madanayake, “A compact realization of composite lowpass filter for monolithic microwave integrated circuit (MMIC) applications,” International Journal of RF and Microwave Computer-Aided Engineering, vol. 22, pp. 147-152, March 2012.

11. [pdf] R.M. Joshi, A. Madanayake, L.T. Bruton and J. Adikari, “Synthesis and Array Processor Realization of a 2D IIR Beam Filter for Wireless Applications”, IEEE Trans. on Very Large Scale Integration Systems, 5-year Impact Factor = 1.5, vol. 20, no. 12, pp. 2241- 2254, Dec. 2012.

12.  [pdf] A. Madanayake, R. Cintra, N. Rajapaksha, D. Onen, V.S. Dimitrov, A. Edirisuriya and L.T. Bruton, “A Row-parallel 8×8 2-D DCT Architecture Using Algebraic Integer Based Exact Computation”, IEEE Trans. on Circuits and Systems for Video Technology, vol. 22, no. 6, pp. 915-929,  June 2012. 5-year Impact Factor = 3.012.

13. [pdf] C. Wijenayake, Y. Xu, A. Madanayake, L. Belostotski, L.T. Bruton, “RF Analog Beamforming Fan Filters Using CMOS All-pass Time Delay Approximations”, IEEE Trans. on Circuits and Systems:-I: Regular Papers, Special Issue based on IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2011) held in Rio De Janeiro, Brazil, vol. 59, issue 5, pp. 1061-1073, May 2012.

14. [pdf] A. Madanayake, R.J. Cintra, V.S. Dimitrov and L.T. Bruton, “Block-Parallel Systolic-Array Architecture for 2-D NTT-Based Fragile Watermark Embedding”, Parallel Processing Letters (PPL), vol. 22, no. 3, 12 pages, 2012.

15. [pdf] N. Rajapaksha, A. Madanayake and L.T. Bruton, “2D Space-time Wave-Digital Multi-fan Filter Banks for Signals Consisting of Multiple Plane Waves”, Multi-Dimensional Systems and Signal Processing (MSSP), Accepted, 2012.

16. [pdf] A. Edirisuriya, A. Madanayake, R. J. Cintra, V.S. Dimitrov, and J. Adikari, “VLSI Architecture for 8-Point AI- based Arai-DCT having Low AT Complexity and Power at Improved Accuracy using 40 nm FPGA and 65 nm Standard Cells”, Journal of Low Power Electronics and Applications, Special Issue on Recent Developments, vol. 2, April 2012, pp. 127-142.

17. [pdf] L.T. Bruton, A. Madanayake and C. Wijenayake, “Continuous-Time Analog 2D IIR Beam Filters”, IEEE Trans. on Circuits and Systems-II: Express Briefs, vol 59, issue 7, 2012, pp. 419-423.

18. [pdf] S. Kondapalli, A. Madanayake and L.T. Bruton, “Digital Architectures for UWB Beamforming using 2-D IIR Spatio-temporal Frequency-Planar Filters”, Hindawi International Journal of Antennas and Propagation, Special Issue on Beamforming Networks. Impact Factor=0.48, June 2012.

19.  [pdf] C. Wijenayake, A. Madanayake and L.T. Bruton, “Broadband Multiple Cone-Beam 3D IIR Digital Filters Applied to Planar Dense Aperture Arrays”, IEEE Trans. on Antennas and Propagation (TAP), vol. 60, no. 11, pp. 5136-5146, Nov. 2012.

20. [pdf] F. Bayer, A. Edirisuriya, R. Cintra, and A. Madanayake, “A digital hardware fast algorithm and FPGA-based prototype for a novel 16-point approximate DCT for image compression applications”, Institute of Physics (IoP) Measurement Science and Technology (MST), Special Issue on Imaging, vol. 23, 2012.

21. [pdf] S. Madishetty, A. Madanayake, R.J. Cintra, V. Dimitrov and V.S. Dimitrov, “VLSI Architectures for the 4-tap and 6-tap 2-D Daubechies Wavelet Filters using Algebraic Integers”, IEEE Trans. on Circuits and Systems-I:Regular Papers, 2012, Accepted.

22. [pdf] U. Potluri, A. Madanayake, R. Cintra, F. Bayer, “Multiplier-free DCT approximations for RF multi-beam digital aperture-array space imaging and directional sensing”, IoP Measurement Science and Technology (MST), Special Issue on Imaging, vol 23, 2012.

23. [pdf] L. Belostotski, A. Madanayake and L.T. Bruton, “Wideband LNA with Active -C Element”, IEEE Microwave and Wireless Components Letters, vol 22, issue 10, Oct. 2012, pp. 524-526.

24. [pdf] A. Madanayake, C. Wijenayake, D. Dansereau, T.K. Gunaratne, L.T. Bruton, and S. Williams, “Multidimensional (MD) Circuits and Systems For Emerging Applications Including Cognitive Radio, Radio Astronomy, Robot Vision and Imaging”, IEEE Circuits and Systems Society Magazine, First Quarter, 2012.

25. N. Rajapaksha, A. Edirisuriya, A. Madanayake, R. Cintra, D. Onen, I. Amer and V. S. Dimitrov, “Asynchronous Realization of Algebraic Integer based 2-D DCT using Achronix Speedster SPD60 FPGA”, Hindawi Journal of Electrical and Computer Engineering Special Issue on Hardware Implementation of DSP Algorithms, Accepted.

26. R. Wimalagunaratne, C. Wijenayake, A. Madanayake, D. Dansereau, and L.T. Bruton, “Integral Form 4-D Light Field Filters using Xilinx FPGAs and 45 nm CMOS Technology”, Multidimensional Systems and Signal Processing, Accepted.

27. J. Adams, A. Madanayake and L.T. Bruton, “Approximate Realization of Fractional-Order 2-D IIR Frequency- Planar Filters”, IEEE Journal of Emerging and Selected Topics in Circuits and Systems (JETCAS) Special Issue on Fractional Order Systems, Accepted.

28. A. Edirisuriya, N. Rajapaksha, A. Madanayake, and V.S. Dimitrov, “A Single-Channel Architecture for Algebraic Integer Based 8×8 2-D DCT Computation”, IEEE Transactions on Circuits and Systems for Video Technology (TCSVT), Accepted.

29.  A. Madanayake, R. Wimalagunaratne, D. Dansereau, R.J. Cintra and L.T. Bruton, “The paper “VLSI Architecture for 4D Depth Filtering”, Signal, Image and Video Processing, Accepted.

30. S. Madhishetty, A. Madanayake, R.J. Cintra, D. Mugler and V.S. Dimitrov, “Algebraic Integer Architecture With Minimum Adder Count for the 2-D Daubechies 4-tap Filters Banks”, Multidimensional Systems and Signal Processing (MSSP), Accepted.

31. J.Kota, C. Wijenayake, A. Madanayake, L. Belostotski and L.T. Bruton, “A 2-D Signal Processing Model to Predict the Effect of Mutual Coupling on Array Factor”, IEEE Antennas and Wireless Propagation Letters (AWPL), Accepted.

32. A. Madanayake, C. Wijenayake, J.S. Kota and L.T. Bruton, “Space-Time Spectral White Spaces in Cognitive Radio: Theory, Algorithms and Circuits”, IEEE JETCAS Special Issue on Cognitive/Software-Defined Radio, Accepted.

33.  A. Madanayake, C. Wijenayake, R.M. Joshi, L. Belostotski, M. Almalkawi, L.T. Bruton and V. Devabhaktuni, “Electronically Scanned RF-to-Bits Beam Aperture Arrays Using 2-D IIR Spatially Bandpass Digital Filters”, Multi-Dimensional Systems and Signal Processing (MSSP), Special Issue on ND-applications, Accepted.

34. U. Potluri, A. Madanayake, R.J. Cintra, F. Bayer, A. Edirisuriya and S. Kulasekera, “Improved 8-Point Approximate DCT for Image and Video Compression Requiring Only 14 Additions”, IEEE Trans. on Circuits and Systems-I:Regular Papers, In press.

35. F. Bayer, R.J. Cintra, A. Madanayake and U. Potluri, “Multiplierless Approximate 4-point DCT VLSI Architectures for Transform Block” , IET Electronics Letters, In press.

36. S. Madhishetty, A. Madanayake, R. J. Cintra, and V. S. Dimitrov, “Precise VLSI Architecture for AI based 1-D/2-D Daub-6 Wavelet Filter banks with Low Adder-Count”, IEEE Trans. on CAS-I:Regular Papers, Accepted.

37. C. Wijenayake, A. Madanayake, L. Belostotski, Y. Xu and L.T. Bruton,
“All-Pass Filter-Based 2-D IIR Filter-Enhanced Beamformers for AESA Receivers”, IEEE Trans. on CAS-I:Regular Papers, Special Issue on ISCAS’2013, Accepted.

38. A. Madanayake, S. Wijeratne, C. Wijenayake, R. Acosta and S.I. Hariharan, “2D-IIR Time-Delay-Sum Linear Aperture Arrays”, IEEE Antennas and Propagation Letters (AWPL), 2014, Accepted.

39. A. Madanayake, R.J. Cintra, F. Bayer, V.S. Dimitrov, K. Wahid, N. Rajapaksha, S. Kulasekara, A. Edirisuriya, S. Madhishetty, and U. Potluri, “Low-Power VLSI Architectures for DCT/DWT: Precision vs Approximation for HD Video, Biomedical, and Smart Antenna Applications”, IEEE Circuits and Systems Magazine, Accepted. 

40. Thiago L. T. da Silveira, Fabio M. Bayer, Renato J. Cintra,  Sunera Kulasekera, Arjuna Madanayake, and  Alice J. Kozakevicius, “An orthogonal 16-point approximate DCT for image and video compression”, Multidimensional Systems and Signal Processing (MSSP). Springer, Accepted.

41. Nilanka Rajapaksha, Arjuna Madanayake, Leonard T. Bruton, Systolic-Array Architecture for Steer- able Multi-Beam VHF Wave-Digital RF Apertures, IEEE Transactions on Aerospace and Electronic Systems, 2014, Accepted.

42. P. Ahmadi, M. Taghavi, L. Belostotski and A. Madanayake, A 0.13-μm CMOS Current-Mode All-Pass Filter for Multi-GHz Operation, IEEE Trans. on VLSI Systems, Accepted.

43. Paulo Oliveira, Renato Cintra, Fabio Bayer,  Sunera Kulasekara, and Arjuna Madanayake, A Discrete Tchebichef Transform Approximation for Image and Video Coding, at IEEE Signal Processing Letters (SPL), Accepted.

44. Dora Suarez, Fabio Bayer, Renato Cintra, Arjuna Madanayake and Sunera Kulasekara, Multi-Beam RF Aperture using Multiplierless FFT Approximation, IET Electronics Letters, Accepted.

45. Nilanka Rajapaksha, Arjuna Madanayake, Renato Cintra, Vassil Dimitrov, and Jithra Adikari, VLSI Computational Architectures for the Arithmetic Cosine Transform, IEEE Trans. on Computers, Accepted. 

Book Chapters

1. [pdf] A. Madanayake and L.T. Bruton, “The Design and FPGA-based Verification of Radio-Frequency (RF), Beamforming Systolic Digital Filter Architectures using Two-dimensional (2D) IIR Space-time Filters”, Invited chapter in “VLSI”, IN-TECH open access publications, Austria.

Conference Papers

1. [pdf] A. Madanayake*, L.T. Bruton, and C.J. Comis, “FPGA Architectures for Real-time 2D/3D FIR/IIR Plane-wave Filters”, IEEE 2004 Intl. Symp. On Circuits and Systems, ISCAS’04, Vancouver, Canada, vol. 2, pp. 613-616, May 2004 [Poster].

2. [pdf] A. Madanayake* and L.T. Bruton, “Fully-multiplexed First-order 3D IIR Frequency-planar Filter Module”, IEEE 2006 Asia Pacific Conference on Circuits and Systems, APCCAS’06, Singapore, pp. 1224-1227, December 2006.

3. [pdf] A. Madanayake* and L.T. Bruton, “A Single-chip FPGA Architecture for 3D IIR Broadband Spatio-temporal Beam Plane-wave Filters”, IEEE 2006 Intl. Symp. On Circuits and Systems, ISCAS’06, Kos Island, Greece, pp. 4927-4930, May 2006.

4. [pdf] A. Madanayake* and L.T. Bruton, “Circular Array Based 2D Recursive Filtering using a Spatio-temporal Helix Transform”,IEEE 2006 Intl. Symp. On Circuits and Systems, ISCAS’06, Kos Island, Greece, pp. 4919-4922, May 2006.

5. [pdf] A. Madanayake* and L.T. Bruton, “A Low-complexity Scanned-array 3D IIR Frequency-planar Filter”, IEEE 2005 Intl. Symp. On Circuits and Systems, ISCAS’05, Kobe, Japan, vol.3, pp. 2032-2035, May 2005.

6. [pdf] A. Madanayake* and L.T. Bruton, “A High-performance Distributed-parallel-processor Architecture for 3D IIR Digital Filters”,IEEE 2005 Intl. Symp. On Circuits and Systems, ISCAS’05, Kobe, Japan, vol. 2, pp. 1457-1460, May 2005.

7. [pdf] A. Madanayake* and L.T. Bruton, “A Review of 2D/3D IIR Plane-wave Real-time Digital Filter Circuits”, IEEE Canadian Conference on Electrical and Computer Engineering, CCECE 2005, Saskatoon, Canada, pp. 1935-1941, May 2005 [Poster].

8. [pdf] A. Madanayake and L.T. Bruton, “On The Design and FPGA Implementation of Real-time Scanned-array 2D Frequency-planar Beam Filters”, European Association for Signal Processing, EUSIPCO’2004, Vienna, Austria, pp. 2011-2014, September 2004.

9. [pdf] A. Madanayake, S.V. Hum, and L.T. Bruton, “UWB Beamforming Using Digital 2D Frequency-planar Filters”, IEEE Antennas and Propagation Symposium 2008, San Diego, July 2008.

10. [pdf] A. Madanayake* and L.T. Bruton, A Real-time Systolic Array Implementation of Two-dimensional IIR Filters for Smart Antenna Array Applications, IEEE 2008 Intl. Symp. on Circuits and Systems (ISCAS’2008), Seattle, pp.1252-1255, May 2008.

11. [pdf] A. Madanayake* and L.T. Bruton, Selective Enhancement of Space-time Broadband Spiral-waves using 2D IIR Digital Filters, IEEE 2008 Intl. Symp. on Circuits and Systems (ISCAS’2008), Seattle, pp. 696-699, May 2008.

12. [pdf] A. Madanayake* and L. Bruton, “Digital Filtering of Toroidal Sensor-array Signals using 3D IIR Frequency-planar Digital Filters”, IEEE North East Workshop on Circuits and Systems (NEWCAS) Midwest Symposium on Circuits and Systems (MWSCAS) 2007, Montreal, Canada, pp. 598-601, August 2007.

13. [pdf] A. Madanayake* and L.T. Bruton, “Time-multiplexed Systolic-array Processors for Real-time 2D IIR Beam Plane-wave Filters”, IEEE North East Workshop on Circuits and Systems (NEWCAS)/Midwest Symposium on Circuits and Systems (MWSCAS) 2007, Montreal, Canada, pp. 686-689, August 2007.

14. [pdf] A. Madanayake* and L.T. Bruton, “FPGA Prototyping of Spatio-temporal 2D IIR Broadband Beam Planewave Filters”, IEEE 2006 Asia Pacific Conference on Circuits and Systems, APCCAS’06, Singapore, pp. 542-545, December 2006.

15. [pdf] A. Madanayake, T.K. Gunaratne, and L.T. Bruton, “High Frequency Systolic Broadband Beamforming Using Polyphase 3D IIR Frequency-planar Digital Filters with Interleaved A/D Sampling”, IEEE International Symposium on Circuits and Systems (ISCAS’2009), Taiwan.

16. [pdf] T.K. Gunaratne*, A. Madanayake, and L.T. Bruton, “An FPGA Architecture for Real-time Polyphase 2D FIR Double Trapezoidal Plane-wave Filters”, Proceedings of the IEEE Asia Pacific Conference on Circuits and Systems (APCCAS’2008), December 2008, pp. 984-987.

17. [pdf] A. Madanayake and L.T. Bruton, “Systolic Array Processors for 2D IIR Spatio-Temporal Beamforming  Wave-Digital Filters (WDFs)”, IEEE PACRIM‘2009, Victoria, BC, Canada.

18. [pdf] A. Madanayake and L.T. Bruton, “Multidimensional Raster-Scanned LC-Ladder Wave-Digital Filter Hardware For Directional Filtering in Space-Time”, IEEE International Symposium on Circuits and Systems (ISCAS’2010), Paris, France,May 2010.

19. [pdf] A. Madanayake and L.T. Bruton, “Systolic-Array 3D Wave-Digital Beam Filters”, IEEE 2010 Asia Pacific Conference on Circuits and Systems (APCCAS’2010), Malaysia, December 2010 [accepted].

20. [pdf] N. Ganganath, P. Illangakoon, G. Attanayake, T. Yapa Bandara, A. Madanayake, R. Rodrigo, and L.T.  Bruton, “Scanned-Array Audio Beamforming using 2nd and 3rd order 2D IIR Beam Filters on FPGA”, IEEE International Conference on Microelectronics (ICM’2010), Cairo, Egypt, December 2010.

21. [pdf] N. Rajapaksha, A. Madanayake, and L.T. Bruton, “Raster-Scanned Wave-Digital Filter Architectures for Multi-Beam 2D IIR Broadband Beamforming”, IEEE International Conference on Microelectronics (ICM’2010), Cairo, Egypt, December 2010.

22. [pdf] A. Madanayake, C. Wijenayake, N. Rajapaksha, R. M. Joshi, A. Chassot, E. Matas, and L.T. Bruton, “Multidimensional-DSP Algorithms and Hardware Architectures for Widefield Aperture-Arrays Aimed at The Square Kilometer Array (SKA) Project”, Department of Electronic and Telecommunication Engineering, University of Moratuwa, Sri Lanka, Volume II, Part VII, August 2010, pp. 2-8 [Invited Paper].

23. [pdf] C. Wijenayake, A. Madanayake, L.T. Bruton, “Systolic Array Architecture for 2D IIR Wideband Dual-Beam Space-Time Plane-Wave Filters”, IEEE MidWest Symposium on Circuits and Systems (MWSCAS’ 2010), August 2010.

24. [pdf] C. Wijenayake, A. Madanayake, L.T. Bruton, “FPGA Prototypes of Differential-Form 2D-IIR Systolic Array DSP Architectures for Multi-Beam Plane-Wave Filters”, IEEE SIPS Workshop, 2010, to be held in September 2010 in California.

25. Chamith Wijenayake, Arjuna Madanayake, Leonid Belostotski, and Len T. Bruton, “Recent Progress on Analog/Digital VLSI 2D Filter Circuits For Beamforming Antenna Arrays”, IEEE nD-S, Pointeres, France, September 2011.

26. Rimesh M. Joshi, Arjuna Madanayake, Len T. Bruton, and Mona Maini, “Discrete-Space Continuous-Time Analog Circuits for Spatially-Bandpass 2D IIR Beam Filters”, IEEE nD-S, Pointeres, France, September 2011.

27.  Leonid Belostotski, Arjuna Madanayake, Michael Petursson, and Len Bruton, “Modeling The Effects of Electromagnetic Inter-Element Coupling in Broadband Antenna Arrays using Multidimensional DSP”, IEEE nD-S, Pointeres, France, September 2011.

28.  A. Madanayake, C. Wijenayake, N. Rajapaksha, K.-S. Lee, L. Belostotski, and L.T. Bruton, “A New Class of Spatially-Discrete Time-Continuous 2D IIR Filters Based on Wave-Digital-Filter Theory”, IEEE 2011 Pacific Rim Conference on Circuits, Signal Processing, and Computers (PACRIM’2011), Victoria, Canada, August 2011.

29. Arjuna Madanayake, Dale Mugler, and Nilanka Rajapaksha, “An Asynchronous Array Architecture for 16×1 DCT-4/DST-4 on a 65nm Achronix SDP60 FPGA”, IEEE MWSCAS’2011, August 2011.

30. Amila Edirisuriya, Arjuna Madanayake, Jithra Adikari, and Vassil Dimitrov, “An Architecture for a 7×7-bit Multiple-Radix Multiplier Building Block”, IEEE MWSCAS’2011, August 2011.

31.  Rimesh M. Joshi, Arjuna Madanayake, and Len Bruton, “A 2D IIR Spatially-Bandpass Antenna Beamformer on a 65nm Achronix SPD60 FPGA”, IEEE MWSCAS’2011, August 2011.

32.  Arjuna Madanayake, Randeel Wimalagunaratne, Donald Dansereau, and Len Bruton, “Design and FPGA-Implementation of 1st-Order 4D IIR Frequency-Hyperplanar Digital Filters”, IEEE MWSCAS’2011, August 2011.

33.  N. Rajapaksha, A. Madanayake, and L.T. Bruton, “Elementary Concepts in 2D IIR Wave-Digital Filter Design for Space-Time Array Processing”, Department of Electronic and Telecommunications, University of Moratuwa, Sri Lanka, July 2011 [Invited Paper].

34. A. Madanayake, R. Cintra, D. Onen, V.S. Dimitrov, and L.T. Bruton, “Algebraic Integer based 8×8 2-D DCT Architecture for Digital Video Processing”, IEEE 2011 Intl. Symp. on Circuits and Systems (ISCAS’2011), Rio, Brazil, May 2011.

35.  A. Madanayake, H.R. Bahrami, L. T. Bruton, “Antenna-Array 2D-IIR Digital Filters for Carrier-Modulated Frequency-Agile and Cognitive Wireless Systems”, IEEE Intl. Symp. On Circuits and Systems (ISCAS’2011), Rio, Brazil, May‘2011.

36.  N. Rajapaksha and A. Madanayake, “Asynchronous-QDI 2D IIR Digital Filter Circuits”, IEEE Intl. Symp. On Circuits and Systems (ISCAS’2011), Rio, Brazil, May 2011.

37.  A. Madanayake, L. Belostotski, C. Wijenayake, and L.T. Bruton, “Analog 2D Fan Filters from Discrete Domain Transfer Functions”, IEEE Intl. Symp. On Circuits and Systems (ISCAS’2011), Rio, Brazil, May 2011.

38. Arjuna Madanayake, Chamith Wijenayake, Rimesh Man Joshi, Jay Adams, Jim Grover, Joan Carletta, Tom Hartley, and Tokunbo Ogunfunmi,  “Teaching Freshmen VHDL-Based Digital Design”, IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2012), Soul, Korea.

39. Arjuna Madanayake and Len T. Bruton, “A Combined Approach to Research and Graduate-Level Teaching of Multidimensional Signal Processing, Circuits and Systems” with Len Bruton, IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2012), Seoul, Korea.

40. Shiva Madhishetty, Arjuna Madanayake, Renato Cintra, Vassil Dimitrov and Dale Mugler, “Error-Free VLSI Architecture for the 2-D Daubechies 4-Tap Filter Using Algebraic Integers”, IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2012), Seoul, Korea.

41. Randeel wimalagunaratne, Arjuna Madanayake, Don Dansereau, and Len Bruton,“A Systolic-Array Architecture for First-Order 4-D IIR Frequency-Planar Digital Filters”, IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2012), Seoul, Korea.

42. Chamith Wijenayake, Arjuna Madanayake, Yongshend Xu, Leo Belostotski and Len T. Bruton, “Discrete Space Continuous Time 2D Delay Block Using 2D All-Pass Frequency Planar Networks”, IEEE Intl. Symp. on Circuits and Systems (ISCAS‘2012), Seoul, Korea.

43. Arjuna Madanayake, Chamith Wijenayake, Nghi Tran, Sean Hum, Len Bruton and Todor Cooklev, “Directional Spectrum Sensing using Tunable Multi-D Space-Time Discrete Filters”, IEEE CORAL 2012.

44.  John Kota, Dezarae Holman, Eric Matas, Kyle Wilson, Arjuna Madanayake and Malik Elbuluk, “High-Voltage Class-D Direct-Drive Audio Amplifier for Electrostatic Loudspeakers”, IEEE MidWest Symposium on Circuits and Systems (MWSCAS‘2012), August 2012,  Best Student Paper Award.

 

Leave a Reply

Your email address will not be published. Required fields are marked *